
PIC18F46J11 FAMILY
DS39932D-page 14
2011 Microchip Technology Inc.
FIGURE 1-1:
PIC18F2XJ11 (28-PIN) BLOCK DIAGRAM
Instruction
Decode and
Control
PORTA
Data Latch
Data Memory
(3.8 Kbytes)
Address Latch
Data Address<12>
12
Access
BSR
FSR0
FSR1
FSR2
inc/dec
logic
Address
4
12
4
PCH
PCL
PCLATH
8
31-Level Stack
Program Counter
PRODL
PRODH
8 x 8 Multiply
8
BITOP
8
ALU<8>
Address Latch
Program Memory
(16 Kbytes-64 Kbytes)
Data Latch
20
8
Table Pointer<21>
inc/dec logic
21
8
Data Bus<8>
Table Latch
8
IR
12
3
PCLATU
PCU
Note 1:
2:
BOR functionality is provided when the on-chip voltage regulator is enabled.
EUSART1
Comparators
MSSP1
Timer2
Timer1
Timer3
Timer0
ECCP1
ADC
10-Bit
W
Instruction Bus <16>
STKPTR
Bank
8
State Machine
Control Signals
Decode
8
EUSART2
ECCP2
ROM Latch
MSSP2
PORTC
RA0:RA7(1)
RC0:RC7(1)
PORTB
RB0:RB7(1)
Timer4
OSC1/CLKI
OSC2/CLKO
VDD,
8 MHz
INTOSC
VSS
MCLR
Power-up
Timer
Oscillator
Start-up Timer
Power-on
Reset
Watchdog
Timer
Brown-out
Reset(2)
Precision
Reference
Band Gap
INTRC
Oscillator
Regulator
Voltage
VDDCORE/VCAP
CTMU
Timing
Generation
LVD
RTCC